您的位置: 首页 > 农业专利 > 详情页

SYSTEM LEVEL SIMULATION IN NETWORK ON CHIP ARCHITECTURE
专利权人:
NETSPEED SYSTEMS
发明人:
KUMAR Sailesh,PATANKAR Amit,NORIGE Eric
申请号:
US201615265177
公开号:
US2017061053(A1)
申请日:
2016.09.14
申请国别(地区):
美国
年份:
2017
代理人:
摘要:
Systems and methods for performing multi-message transaction based performance simulations of SoC IP cores within a Network on Chip (NoC) interconnect architecture by accurately imitating full SoC behavior are described. The example implementations involve simulations to evaluate and detect NoC behavior based on execution of multiple transactions at different rates/times/intervals, wherein each transaction can contain one or more messages, with each message being associated with a source agent and a destination agent. Each message can also be associated with multiple parameters such as rate, size, value, latency, among other like parameters that can be configured to indicate the execution of the transaction by a simulator to simulate a real-time scenario for generating performance reports for the NoC interconnect.
来源网站:
中国工程科技知识中心
来源网址:
http://www.ckcest.cn/home/

意 见 箱

匿名:登录

个人用户登录

找回密码

第三方账号登录

忘记密码

个人用户注册

必须为有效邮箱
6~16位数字与字母组合
6~16位数字与字母组合
请输入正确的手机号码

信息补充